Physical Design Flow Overview
  • Floor-Planning Steps
  • Netlist Binding And Placement Optimization
  • Placement Timing And Clock Tree Synthesis
  • Clock Net Shielding
  • Route - DRC Clean - Parasitics Extraction - Final STA
Floorplanning
  • Utilization Factor And Aspect Ratio
  • Concept Of Pre-Placed Cells
  • De-coupling Capacitors
  • Power Planning
  • Pin Placement And Logical Cell Placement Blockage
Placement
  • Net-list Binding And Placement
  • Optimize Placement Using Estimated Wire Length And Capacitance
  • Optimize Placement Conitnued
Timing Analysis With Ideal Clocks
  • Setup Timing Analysis And Introduction to Flip-Flop Setup Time
  • Introduction To Clock Jitter and Uncertainty
  • Setup Timing Analysis with Multiple Clocks
  • Multiple Clock Timing Analysis And Introduction To Data Slew Check
  • Data Slew Check
Clock Tree Synthesis And Signal Integrity
  • Clock Tree Routing And Buffering using H-Tree Algorithm
  • Crosstalk And Clock Net Shielding
  • Static Timing Analysis With Real Clocks
  • Hold Timing Analysis Concluded
  • Multiple Clocks Setup Timing Analysis With Real Clocks
Routing And Design Rule Check (DRC)
  • Introduction to Maze Routing - Lee's Algorithm
  • Lee's Algorithm Conclusion
  • Design Rule Check
Parasitics Extraction
  • Introduction to IEEE 1481 - 1999 SPEF format
  • SPEF Representation of a NET
  • Distributed Resistance And Capacitance Representation in SPEF
  • SPEF Header Description, Physical Design Flow Conclusion and What Next !!